# DIGITAL DESIGN

LAB10 SYNCHRONOUS SEQUENTIAL CIRCUIT

2022 SUMMER TERM

LAB10

- Synchronous sequential circuit
  - Latch
  - Flip Flop (key point of lab10)
  - The conversion between each other
- Practice

### 4-2 PRIORITY-ENCODER IN LABS

```
//4-2 priencoder
module encoder (
    input IO,
    input I1,
    input I2,
   input I3,
    output reg [1:0] Y
    always @#
     begin
        casex ({I3, I2, I1, I0})
            4' bxxx0: Y=2' b00:
            4' bxx01: Y=2' b01:
            4' bx011: Y=2' b10:
            4' b0111: Y=2' b11:
        endcase
    end
endmodule
```



If there is no default and the case branch is incomplete, when the case branch is not listed in the case branch, the circuit state will remain unchanged, and then a latch will be generated to save the state.

### LATCH

- The schematic of the synthesized design.
- LDCE: transparent
   Data Latch with
   Asynchronous
   Clear and Gate
   Enable



For more information on LDCE, please refer to Xilinx 7 Series FPGA Libraries Guide for Schematic Design

```
module encoder (
    input IO,
    input I1,
   input I2,
   input I3,
    output reg [1:0] Y
   );
    always @#
    begin
        casex({I3, I2, I1, I0})
            4' bxxx0: Y = 2' b00;
            4' bxx01: Y = 2' b01;
            4' b \times 011: Y = 2' b 10;
            4' b0111: Y = 2' b11;
            default: Y = 2'b00;
        endcase
    end
endmodule
```



### **D LATCH**

• Latch: the simplest binary memory elements, static device composed of gates. When the input changes, the output changes immediately.



### D LATCH CONTINUED

Schematic of RTL analysis

```
module D_Latch(
input En, D,
output reg Q,
output Qn
);
assign Qn = ~Q;
always @*
if (En)
begin
Q = D;
end
else
Q = Q;
endmodule
```





### D LATCH CONTINUED

Generate latch of multi-bit

```
module Latch_4bit(
    input [3:0] EN,
    input [3:0] D_4bit,
    output [3:0] Q_4bit,
    output [3:0] Qn_4bit
);

D_Latch UUT3(.EN(EN[3]),.D(D_4bit[3]),.Q(Q_4bit[3]),.Qn(Qn_4bit[3]));

D_Latch UUT2(.EN(EN[2]),.D(D_4bit[2]),.Q(Q_4bit[2]),.Qn(Qn_4bit[2]));

D_Latch UUT1(.EN(EN[1]),.D(D_4bit[1]),.Q(Q_4bit[1]),.Qn(Qn_4bit[1]));

D_Latch UUT0(.EN(EN[0]),.D(D_4bit[0]),.Q(Q_4bit[0]),.Qn(Qn_4bit[0]));
endmodule
```

```
Latch 4bit tb(
    .EN(EN),
    .D_4bit(D_4bit),
    .Q 4bit(Q 4bit),
    .Qn 4bit(Qn 4bit)
    ):
initial begin
    D 4bit = 4'b0000:
    EN = 4' b11111:
    repeat(8) #20 D_4bit = D_4bit + 1;
    #20 EN = 4' b1110:
    repeat(8) #20 D 4bit = D 4bit + 1;
    #20 EN = 4'b1011:
    repeat(8) #20 D_4bit = D_4bit + 1;
    #20 EN = 4'b0000;
    repeat(8) #20 D 4bit = D 4bit + 1;
    #20 $finish:
end
```



### FLIP FLOP

- The storage elements (memory) used in clocked sequential circuits are called flipflops.
- The most economical and efficient flip-flop constructed is the edge-triggered D flipflop, because it requires the smallest number of gates.





Figure for master-slave negative-edge triggered D flip-flop

### FLIP FLOP CONTINUED

```
module DFF_from_Latch(
    input CLK,
    input D,
    output Q
    );
    wire Y;
    D_Latch_2 DL_master(.EN(CLK),.D(D),.Q(Y));
    D_Latch_2 DL_slave(.EN(~CLK),.D(Y),.Q(Q));
endmodule
```

```
DFF_from_Latch tb0(
    .CLK(CLK),
    .D(D),
    .Q(Q)
always #100 CLK = ~CLK;
initial begin
    #10 D = 1'b1:
    #20 D = 1'b0:
    #30 D = 1'b1:
    #40 D = 1'b0:
    #50 D = 1'b1:
    #60 D = 1'b0;
    #70 D = 1'b1:
    #80 D = 1'b0:
    #90 D = 1'b1;
end
```



### FLIP FLOP CONTINUED

#### classification

- According to different logic functions: RS trigger, D trigger, JK Trigger and T trigger
- According to different trigger modes: level trigger, edge trigger and pulse trigger
- According to the different circuit structure: RS trigger and clock controlled trigger
- According to the principle of storing data: static trigger and dynamic trigger
- According to the physical components: bipolar flip flops and MOS flip flops

### D FLIP FLOP

$$\bullet \ Q^{n+1} = D$$

| Clk      | Q         |
|----------|-----------|
| <b>↑</b> | D         |
| 0        | no change |
| 1        | no change |
| <b>4</b> | no change |

```
module D_flipflop(
input clk,D,
output reg Q,
output Qn
);
always @(posedge clk)
begin
Q <= D;
end
assign Qn = ~Q;
endmodule
```





## JK FLIP FLOP(1)

$$\bullet \ Q^{n+1} = J\overline{Q^n} + \overline{K}Q^n$$

| J | К | Qn+1      |
|---|---|-----------|
| 0 | 0 | no change |
| 0 | 1 | 0         |
| 1 | 0 | 1         |
| 1 | 1 | Qn'       |





### JK FLIP FLOP(2) $Q^{n+1} = J\overline{Q^n} + \overline{K}Q^n$

```
module J_K_Flip_Flop(
    input Clk, J, K,
    output reg Q,
    output Qn
    assign Qn = ~Q;
    always @(posedge Clk)
    if({J, K} = 2'b10)//set
    begin
        Q <= 1'b1:
    end
    else if ({J, K}=2'b01)//reset
    begin
        0 <= 1' b0:
    end
    else if(\{J, K\} = 2'b11)//reverse
    begin
        Q \leftarrow Qn:
    end
 endmodul e
```



### USING JK FLIP FLOP TO IMPLEMENT D FLIP FLOP

- JK Flip-Flop:  $Q^{n+1} = J\overline{Q^n} + \overline{K}Q^n$
- D Flip-Flop:  $Q^{n+1} = D = D\overline{Q^n} + DQ^n$

```
module D_Flip_Flop_JK(
    input clk, D,
    output Q,Qn
    );
    J_K_Flip_Flop u(clk, D, ~D, Q, Qn);
endmodule
```



### T FLIP FLOP

• The T (toggle) flip-flop is a complementing flip-flop, which can be obtained from a JK flip-flop when inputs J and K are tied together.





```
module T_Flip_Flop(
input Clk, T,
output reg Q,
output Qn
);
assign Qn = ~Q;
always @(posedge Clk)
case (T)
1'b1: Q <= Qn;
endcase
endmodule
```

```
module T_Flip_Flop_JK(
    input T, Clk,
    output Q,
    output Qn
);
    J_K_Flip_Flop u(Clk, T, T, Q, Qn);
endmodule
```



### PRACTICE 1

- Try to construct a T Flip Flop with primitive gates.
  - Do the design and verify the function of your design.
  - Create the constraint file, do the synthetic and implementation, generate the bitstream file and program the device, then test on the EGO1 develop board.

### PRACTICE 2

$$Q^{n+1} = J\overline{Q^n} + \overline{K}Q^n$$

- Can this JK flip-flop work when doing simulation?
- Try to use it to implement a T flip-flop, do the design, create constraint file, generate the bitstream file and program the device.
- Can the T flip-flop work when doing simulation?
   Explain the reason.

```
module J_K_Flip_Flop(
    input Clk, J, K,
    output reg Q, Qn
    always @(posedge Clk)
        if({J, K} = 2'b10)//set
        begin
            {Q, Qn} <= 2' b10:
        end
        else if ({J, K}=2'b01)//reset
        begin
            \{Q, Qn\} = 2'b01:
        end
        else if({J, K} = 2'b11)//reverse
        begin
            0 (= On:
            Qn <= Q:
        end
endmodule
```

#### TIPS:

 Constraints: if you want to use IO pin as clock, you should use the CLOCK\_DEDICATED\_ROUTE constraint in the .xdc file to demote the Error message to a WARNING.

```
    ✓ Implementation (3 errors)
    ✓ Place Design (3 errors)
    ⑤ Place 30-574] Poor placement for routing between an IO pin and BUFG. If this sub optimal condition is acceptable for this design, you may use the CLOCK_DEDICATED_ROUTE constraint in the .xdc file to demote this message to a WARNING. However, the use of this override is highly discouraged. These examples can be used directly in the .xdc file to override this clock rule.
    < set_property CLOCK_DEDICATED_ROUTE FALSE [get_nets clk_IBUF] >
    clk_IBUF_inst (IBUF.O) is locked to IOB_X1Y51 and clk_IBUF_BUFG_inst (BUFG.I) is provisionally placed by clockplacer on BUFGCTRL_X0Y0
```

```
set_property PACKAGE_PIN Y9 [get_ports clk]
set_property PACKAGE_PIN W9 [get_ports D]
set_property PACKAGE_PIN K17 [get_ports Q]
set_property PACKAGE_PIN L13 [get_ports Qn]
set_property IOSTANDARD LVCMOS33 [get_ports clk]
set_property IOSTANDARD LVCMOS33 [get_ports D]
set_property IOSTANDARD LVCMOS33 [get_ports Q]
set_property IOSTANDARD LVCMOS33 [get_ports Qn]
set_property IOSTANDARD LVCMOS33 [get_ports Qn]
```